

# Space product assurance

Procurement of printed circuit boards

ECSS Secretariat ESA-ESTEC Requirements & Standards Division Noordwijk, The Netherlands



Published by:ESA Publications Division<br/>ESTEC, P.O. Box 299,<br/>2200 AG Noordwijk,<br/>The NetherlandsISSN:1028-396XPrice:€ 20Printed in The Netherlands



## Foreword

This Standard is one of the series of ECSS Standards intended to be applied together for the management, engineering and product assurance in space projects and applications. ECSS is a cooperative effort of the European Space Agency, national space agencies and European industry associations for the purpose of developing and maintaining common standards.

Requirements in this Standard are defined in terms of what shall be accomplished, rather than in terms of how to organize and perform the necessary work. This allows existing organizational structures and methods to be applied where they are effective, and for the structures and methods to evolve as necessary without rewriting the standards.

The formulation of this Standard takes into account the existing ISO 9000 family of documents.

This Standard has been prepared by the ECSS Q-70-11 Working Group, reviewed by the ECSS Technical Panel and approved by the ECSS Steering Board.

This Standard is based on ESA PSS-01-710.





## Introduction

PCBs are used for the mounting of components in order to produce printed board assemblies performing complex electrical functions. The PCBs are subjected to thermal and mechanical shocks during their assembly such as mounting of components by soldering, rework and repair under normal terrestrial conditions, and in addition the complex printed board assembly is subjected to the environment imposed by launch and space flights. Therefore the qualification of a PCB supplier to ECSS-Q-70-10 is of extreme importance before the procurement of PCB for space usage.





## Contents

| For  | reword                                   | 3  |
|------|------------------------------------------|----|
| Intr | roduction                                | 5  |
| 1    | Scope                                    | 11 |
| 2    | Normative references                     | 13 |
| 3    | Terms, definitions and abbreviated terms | 15 |
| 3.1  | Terms and definitions                    | 15 |
| 3.2  | Abbreviated terms                        | 18 |
| 4    | Procurement of PCBs                      | 19 |
| 4.1  | General                                  | 19 |
| 4.2  | Recommendations and requirements         | 19 |
| 5    | Base materials                           | 21 |
| 5.1  | Base laminate materials                  | 21 |
| 5.2  | Basic metallic layer                     | 21 |
| 5.3  | Plated metallic layers and finishes      | 21 |
| 5.4  | Special materials                        | 22 |



| 6   | Printed board delivery                                    | 23 |
|-----|-----------------------------------------------------------|----|
| 6.1 | Marking                                                   | 23 |
| 6.2 | Documentation and quality test specimen                   | 23 |
| 7   | Packaging                                                 | 25 |
| 7.1 | Handling and storage                                      | 25 |
| 7.2 | Packaging                                                 | 25 |
| 8   | Customer acceptance                                       | 27 |
| 8.1 | Customer acceptance inspection                            | 27 |
| 8.2 | Quality test specimen                                     | 27 |
| 8.3 | Electrical test                                           | 27 |
| 9   | Types of PCBs covered by this Standard                    | 29 |
| 9.1 | General                                                   | 29 |
| 9.2 | Rigid single-sided and double-sided printed boards        | 30 |
| 9.3 | Flexible printed boards                                   | 35 |
| 9.4 | Rigid-flex printed boards                                 | 36 |
| 9.5 | Rigid multilayer printed boards                           | 37 |
| 9.6 | Sequential rigid multilayer printed boards                | 40 |
| 9.7 | Special printed boards                                    | 42 |
| Anr | nex A (informative) Inspection of PCBs                    | 43 |
| A.1 | Visual inspection and non-destructive test                | 43 |
| A.2 | Microsection inspection criteria                          | 48 |
| Anı | nex B (informative) Example of certificate of conformance | 55 |

| Bibliography | • • • • • • • • • • • • • • • • • • • • | 57 |
|--------------|-----------------------------------------|----|
|--------------|-----------------------------------------|----|

## Figures

| Figure A-1: | Random defects of conductors and terminal pads | 45 |
|-------------|------------------------------------------------|----|
| Figure A-2: | Random defects between two conductors          | 45 |
| Figure A-3: | Misalignment of coverlay                       | 46 |
| Figure A-4: | Warp                                           | 47 |



| Figure A-5:  | Twist                                     | 47 |
|--------------|-------------------------------------------|----|
| Figure A-6:  | Dimensional parameters to be measured     | 48 |
| Figure A-7:  | Microsection of a PTH                     | 49 |
| Figure A-8:  | Undercut for PCBs with fused SnPb finish  | 50 |
| Figure A-9:  | Undercut for PCBs with Au/Ni or Au finish | 50 |
| Figure A-10: | Overhang for PCBs with Au/Ni or Au finish | 51 |
| Figure A-11: | Microsection in PTH: Possible defects     | 52 |
| Figure A-12: | Microsection of PTH: Possible defect      | 52 |
| Figure A-13: | Voids in resin inside buried vias         | 53 |
| Figure B-1:  | Example of "Certificate of conformance"   | 56 |

#### Tables

| Table 1: | Limits of approval and characteristics of finished rigid single-sided and double-sided boards                                | 30 |
|----------|------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2: | Limits of approval and characteristics of finished rigid single-sided and double-sided boards for high frequency application | 32 |
| Table 3: | Limits of approval and characteristics of finished flexible printed boards                                                   | 35 |
| Table 4: | Limits of approval and characteristics of finished rigid multilayer printed boards                                           | 37 |
| Table 5: | Limits of approval and characteristics of finished sequential rigid multilayer printed boards                                | 40 |





## Scope

This Standard defines the requirements imposed on both the customer and the qualified PCB supplier for PCB procurement. This Standard also details the basic requirements for procurement of PCBs as well as the minimum requirements for the different types of PCBs.

This Standard is applicable for the following type of boards:

- rigid printed boards (single-sided, double-sided, multilayer, sequential-laminated multilayer and metal core);
- flexible printed boards (single-sided and double-sided);
- rigid-flex printed boards (multilayer and sequential-laminated multilayer);
- high frequency printed boards;
- special printed boards.





# Normative references

The following normative documents contain provisions which, through reference in this text, constitute provisions of this ECSS Standard. For dated references, subsequent amendments to, or revisions of any of these publications do not apply. However, parties to agreements based on this ECSS Standard are encouraged to investigate the possibility of applying the most recent editions of the normative documents indicated below. For undated references the latest edition of the publication referred to applies.

| Glossary of terms                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------|
| Space product assurance — Material, mechan-<br>ical parts and processes                                            |
| Space product assurance — Thermal vacuum outgassing test for the screening of space materials                      |
| Space product assurance — Verification and approval of automatic machine wave soldering                            |
| Space product assurance — The manual sol-<br>dering of high-reliability electrical connections                     |
| Space product assurance — Qualification of printed circuit boards                                                  |
| Space product assurance — Repair and modification of printed circuit board assemblies for space use                |
| Space product assurance — High-reliability soldering for surface-mount and mixed technology printed-circuit boards |
| Base materials for printed circuits. Part 1: Test methods                                                          |
| Printed boards. Part 2: Test methods                                                                               |
| Specification for base materials for rigid and mulitlayer printed boards                                           |
| Metal foil for printed wiring applications                                                                         |
|                                                                                                                    |

<sup>1)</sup> To be published.







## Terms, definitions and abbreviated terms

#### 3.1 Terms and definitions

The following terms and definitions are specific to this Standard in the sense that they are complementary or additional to those contained in ECSS-P-001.

#### 3.1.1

blister

delamination in the form of a localized swelling and separation between any of the layers of a lamination base material, or between base material and conductive foil or protective coating

[IEC 60194 (1999-04)]

#### 3.1.2

#### cover lay (flexible circuit)

the layer of insulating material that is applied covering totally or partially over a conductive pattern on the outer surfaces of a printed board

[IEC 60194 (1999-04)]

#### 3.1.3

#### crazing

an internal condition that occurs in reinforced base material whereby glass fibres are separated from the resin at the weave intersections

- NOTE 1 This condition manifests itself in the form of connected white spots or crosses that are below the surface of the base material. It is usually related to mechanically induced stress.
- NOTE 2 See also "measling".

[IEC 60194 (1999-04)]

#### 3.1.4

#### delamination

a separation between plies within a base material, between base material and a conductive foil, or any other planar separation with a printed board. (See also "Blister".)

[IEC 60194 (1999-04)]



#### 3.1.5

#### dewetting

a condition that results when molten solder coats a surface and then recedes to leave irregularly-shaped mounds of solder that are separated by areas that are covered with a thin film of solder and with the basis metal not exposed

[IEC 60194 (1999-04)]

#### 3.1.6

#### flexible printed board

a printed board either single, double sided or multilayer consisting of a printed circuit or printed wiring using flexible base materials only [IEV 541-04-03, modified]

[IEC 60194 (1999-04)]

#### 3.1.7

#### haloing

mechanically-induced fracturing or delamination, on or below the surface of a base material, that is usually exhibited by a light area around holes or other machined features

[IEC 60194 (1999-04)]

#### 3.1.8

#### high frequency printed board

printed board used for high frequency applications, that has specific requirements to the dielectric properties of the base laminates as well as special dimensional requirements to the lay-out for electrical purposes

#### 3.1.9

#### inclusions

[IEC 60194 (1999-04)]

#### 3.1.10

#### key personnel

personnel with specialist knowledge responsible for defined production or product assurance areas

#### 3.1.11

#### measling

a condition that occurs in laminated base material in which internal glass fibres are separated from the resin at the weave intersection

- NOTE 1 This condition manifests itself in the form of discrete white spots or "crosses" that are below the surface of the base material. It is usually related to thermally-induced stress.
- NOTE 2 See also "crazing"

[IEC 60194 (1999-04)]

#### **3.1.12** metal core printed board printed board using a metal core base material *[IEV 541-04-03] [IEC 60194 (1999-04)]*



#### 3.1.13

#### multilayer printed board

the general term for a printed board that consist of rigid or flexible insulation materials and three or more alternate printed wiring and/or printed circuit layers that have been bonded together and electrically interconnected

[IEC 60194 (1999-04)]

#### 3.1.14

#### prepreg

a sheet of material that has been impregnated with a resin and cured to an intermediate stage, i.e., B-staged resin

[IEC 60194 (1999-04)]

#### 3.1.15

#### printed board

the general term for completely processed printed circuit and printed wiring configurations

NOTE This includes single-sided, double sided and multilayer boards with rigid, flexible, and rigid-flex base materials. [IEV 541-04-03, modified]

[IEC 60194 (1999-04)]

3.1.16

#### printed circuit board

printed board that provides both point-to-point connections and printed components in a predetermined arrangement on a common base

[IEC 60194 (1999-04)]

#### 3.1.17

#### rigid double-sided printed board

double-sided printed board, either printed circuit or printed wiring, using rigid base materials only [IEV 541-04-03, modified]

[IEC 60194 (1999-04)]

#### 3.1.18

#### rigid-flex printed board

a printed board with both rigid and flexible base materials

[IEC 60194 (1999-04)]

#### 3.1.19

#### rigid-flex double-sided printed board

double-sided printed board, either printed circuit or printed wiring, using combinations of rigid and flexible base materials

[IEC 60194 (1999-04)]

#### 3.1.20

#### rigid-flex multilayer printed board

multilayer printed board, either printed circuit or printed wiring, using combinations of rigid multilayer and flexible single and double-sided base materials

#### 3.1.21

#### rigid printed board

a printed board using rigid base materials only [IEV 541-04-03, modified] [IEC 60194 (1999-04)]



#### 3.1.22

#### rigid single-sided printed board

single-sided printed board, either printed circuit or printed wiring, using rigid base materials only [IEV 541-04-03, modified]

[IEC 60194 (1999-04)]

#### 3.1.23

#### rigid multilayer printed board

multilayer printed board, either printed circuit or printed wiring, using rigid base materials only *[IEV 541-04-03, modified]* 

[IEC 60194 (1999-04)]

#### 3.1.24

scratch

a narrow furrow or grove in a surface

NOTE It is usually shallow and caused by the marking or rasping of the surface with a pointed or sharp object.

[IEC 60194 (1999-04)]

#### 3.1.25

#### sequentially laminated multilayer printed board

a multilayer printed board that is formed by laminating together through hole plated double-sided or multilayer boards

NOTE Thus, some of its conductive layers are interconnected with blind or buried vias.

[IEC 60194 (1999-04)]

#### 3.2 Abbreviated terms

The following abbreviated terms are defined and used within this Standard.

| Abbreviation   | Meaning                    |
|----------------|----------------------------|
| C of C         | certificate of conformance |
| n.a.           | not applicable             |
| PCB            | printed circuit board      |
| PTH            | plated-through hole        |
| PTFE           | polytetrafluoroethylene    |
| <b>r.m.s</b> . | root-mean-square           |
| TBD            | to be defined              |



## **Procurement of PCBs**

#### 4.1 General

Printed circuit boards shall be procured from a PCB supplier with a qualification approval for an identified technology according to ECSS-Q-70-10.

The customer may procure space quality PCB from a PCB supplier with qualification approval according to  $\rm ECSS-Q-70-10$  during the valid period of the approval.

The minimum applicable requirements are those specified in this Standard.

The product quality is the responsibility of the supplier.

In all cases the incoming inspection and control of the delivered PCBs are the responsibility of the procuring customer.

#### 4.2 Recommendations and requirements

- The customer and supplier may make an agreement on a specific procurement specification.
- The agreement between the customer and the supplier can be described in the specific procurement document. This document shall include as a minimum the requirements of this Standard.
- The customer and the supplier should agree how the plotting, drilling and routing data are transferred from the customer to the supplier and how the numbering system for the different issues is assigned to avoid serious mistakes. This should be done also for all construction data, such as hole sizes, contours and thickness dimensions as well as specific requirements regarding electrical requirements and dielectric properties. The customer should further provide the supplier with the net list documentation and agree on a suitable format for this. The net list is used to verify that the customer's data files are correctly transferred to the supplier and to set up the electrical functional testing of the finished PCBs.
- The customer shall consider the manufacturing tolerances given by the PCB supplier when designing the PCB layout. The tolerances and minimum requirements for the various finished PCB are specified in the tables in clause 9.
- The layout and the build of multilayer PCBs should be as symmetrical as possible. A minimum of two prepregs, between layers should be used. The number of electrical layers shall be an even number.



- For rigid-flex boards the board should be ordered with its frame attached in order not to stress the flexible parts during handling and mounting of components. The frame can be detached after the assembly of the boards.
- For planarity reasons the layout shall be carefully discussed with the PCB supplier so that the amount of copper in the boards is evenly distributed.
- For surface mount technology and circuits to be wave soldered, only pads on the external layers should be used (high density circuitry on external layers is not reliable).
- Teardrop design should be used for fine lines and small annular rings.
- Hot air solder levelling (HAL or HASL) and infrared reflow shall not be used. (Normally destructive because of overheating of the board. Also it does not appear possible to fulfil the requirement for the SnPb surface finish with regard to dimensions).
- Before mounting of components or soldering operations a baking shall be performed as specified in ECSS-Q-70-08.



## **Base materials**

#### 5.1 Base laminate materials

All base materials are mentioned in clause 9, Tables 1 to 5. All materials shall conform to ECSS-Q-70, IEC 60249 and IPC 4101 Standards.

#### 5.2 Basic metallic layer

External: basic copper size: 70  $\mu$ m, 35  $\mu$ m, 17,5  $\mu$ m and 9  $\mu$ m. Internal: basic copper size: 70  $\mu$ m, 35  $\mu$ m and 17,5  $\mu$ m. Cu-foil: copper quality "HTE" (IPC-MF-150F).

#### 5.3 Plated metallic layers and finishes

#### 5.3.1 Copper (electrolytic)

Minimum purity: 99,5 %.

Minimum ductility: 12 % (18 % is recommended).

Minimum thickness of plated copper in plated-through holes: soldering holes 25  $\mu m$  and via holes 20  $\mu m.$ 

Minimum thickness of basic and plated copper on surface layer for soldering pads: 40  $\mu m.$ 

Minimum thickness of basic and plated copper for internal layer: 17,5  $\mu m.$ 

#### 5.3.2 Electroplated tin-lead thickness over copper

Before reflow: (15  $\pm$  7)  $\mu m$  is recommended.

After reflow:

- a minimum of 2 µm is required on angle of hole corners (1 µm is tolerated);
- a minimum of  $8 \ \mu m$  is required on half the height of the hole wall and a minimum of  $2 \ \mu m$  is required on the rest of the hole wall;
- a reflow over the pad and conductor edge is recommended, but not required.

## 5.3.3 Nickel electrolytic plating (optional) over copper plating

Thickness shall be from 2  $\mu m$  to 10  $\mu m.$ 



#### 5.3.4 Gold (electrolytic)

Minimum purity: 99,8 % and shall not contain more than 0,2 % of silver.

Thickness:  $3 \ \mu m$  to  $7 \ \mu m$  over bare copper,

 $1 \ \mu m$  to  $7 \ \mu m$  over nickel plating.

Au for high frequency circuits or other assembly methods, as specified by customer.

Alternative type gold (e.g. for high frequency circuits) may be used, provided that the gold has been proven to be satisfactory during execution of the qualification programme.

If tin-lead plating is applied together with gold plating on the same PCB, a tin-lead overlap on gold of minimum 200  $\mu$ m should be used on the surface of the board in order to ensure protection of the plated copper layer. This overlap area shall be a minimum of 200  $\mu$ m distance from the termination pad designated for soldering as given in ECSS-Q-70-08A subclause 8.4.

## 5.4 Special materials

#### 5.4.1 Metal core

Copper - Invar - Copper: (IPC-CF-152B).

Copper - Molybdenum - Copper: (IPC-CF-152B).

#### 5.4.2 Heat-sinks: material and surface treatment

Copper:as specified by customer (DML).Aluminium:as specified by customer (DML).

Brass: as specified by customer (DML).



## Printed board delivery

#### 6.1 Marking

The boards shall be marked as follows:

- Supplier logo.
- Board reference code and serial number.

In the event that there is not sufficient space on the boards for the marking, the customer shall ensure total traceability by other means or ask for a waiver.

• Number of layers (if required).

Marking inks shall be permanent polymer inks, and shall be specified in the procurement documentation. Marking inks shall be capable of withstanding fluxes, cleaning solvents, soldering, cleaning and coating processes encountered in later manufacturing processes according to ECSS-Q-70-07, ECSS-Q-70-08, ECSS-Q-70-28, ECSS-Q-70-38 and conform to the outgassing requirements of ECSS-Q-70-02.

If a conductive marking is used, the marking shall be treated as a conductive element on the board.

#### 6.2 Documentation and quality test specimen

As a minimum the following documents shall be delivered together with the PCBs: Certificate of conformance (C of C) with the requirements set out in this Standard and customer specification and shall contain the following:

- a. list of base materials used;
- b. results of tests and inspections;
- c. quality test specimen (one per panel);
- d. microsection of as received plated-through holes (one per panel);
- e. any approved nonconformance with the above specifications.





## Packaging

#### 7.1 Handling and storage

Boards shall be stored in a dry environment (see 7.2) until they are soldered. If assembly involves two or more steps, the boards shall be stored in containers either with desiccant or in dry nitrogen environment.

The boards shall be handled only with clean lint-free gloves.

#### 7.2 Packaging

The supplier shall be responsible for the packaging of printed boards and specimen and use the appropriate methods to prevent degradation due to corrosion, deterioration or physical damage, and to ensure safe delivery to the customer.

The boards shall be individually packaged in a non-corrosive material in such a manner that they are protected against damage during shipment and storage.

The packaging shall consist of individual, airtight plastic containers. PVC packaging shall not be used. Desiccant or dry nitrogen filling shall be used in the packaging. If a siccative is used, easy means for indication of moisture content shall be provided.

Containers enclosing packaged boards and quality test specimen shall be suitably padded to avoid direct pressure on, or friction between, the boards; they shall be of the type and size that ensure acceptance by common carrier and safe delivery at destination.

Each shipment shall include the associated documentation.

Each shipping container shall be marked according to customer requirements.





## **Customer acceptance**

#### 8.1 Customer acceptance inspection

Each of the delivered PCBs shall be examined according to printed board delivery clause 6 and subjected to a visual inspection in accordance with the procedure shown in annex A.1.

A PCB with a major nonconformance shall be rejected.

The quality test specimen shall be retained until end of project and may be used for supplementary testing.

#### 8.2 Quality test specimen

In addition to the quality test specimens for in-house use the manufacturer shall produce one quality test specimen per panel, the design of which is representative of the boards to be supplied to the customer. Its design shall be agreed between customer and supplier and, as a minimum, shall enable continuity testing and rework simulation.

#### 8.3 Electrical test

The electrical test shall be agreed between customer and supplier.

As a minimum, functional testing shall be performed either by test bed electrical tester or by flying probe tester.





## Types of PCBs covered by this Standard

#### 9.1 General

The minimum requirements acceptable for high reliability PCBs used for space programmes are defined in the tables below.

These requirements shall apply to both qualification and procurement.

The requirements apply to the finished PCB and do not include the manufacturing tolerances (see 4.2).

The types of PCBs covered by this Standard are:

- Rigid double-sided printed boards:
  - Rigid single-sided and double-sided boards: see subclause 9.2 Table 1
  - Rigid single-sided and double-sided boards for high frequency application: see subclause 9.2 Table 2.
- Flexible printed boards: see subclause 9.3 Table 3.
- Rigid-flex printed boards: see subclause 9.4 (see subclause 9.3 Table 3 for the flexible part and subclause 9.5 Table 4 for the rigid part).
- Rigid multilayer boards: see subclause 9.5 Table 4.
- Sequential rigid multilayer boards: see subclause 9.6 Table 5.
- Special circuits: see subclause 9.7.



## 9.2 Rigid single-sided and double-sided printed boards

These are the minimum requirements acceptable for qualification and procurement of rigid single-sided, double-sided and high frequency PCBs.

#### Table 1: Limits of approval and characteristics of finished rigid singlesided and double-sided boards

| Item                                                                | Limits                                                                                                     |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Base materials                                                      |                                                                                                            |
| (according to ECSS-Q-70, IEC specifications                         | - Woven-glass-reinforced epoxy resin FR4                                                                   |
| and IPC 4101)                                                       | - Woven-glass-reinforced polyimide resin                                                                   |
| Dimensional characteristics                                         |                                                                                                            |
| External dimension tolerance                                        | $\pm$ 0,2 mm                                                                                               |
| Thickness tolerance                                                 | $\pm 10~\%$                                                                                                |
| Active board size, maximum                                          | TBD by the supplier                                                                                        |
| Board thickness maximum                                             | 3,2 mm                                                                                                     |
| Positioning tolerance between registration mark and edge of circuit | $\pm$ 0,2 mm                                                                                               |
| Conductor width                                                     | 200 $\mu$ m minimum (for fine pitch 120 $\mu$ m width is tolerated if less than 5 mm from component pad)   |
| Spacing between conductors                                          | $300~\mu m$ minimum (for fine pitch 150 $\mu m$ spacing is tolerated if less than 5 mm from component pad) |
| Conductor tolerance (minimum/maximum)                               | TBD by the supplier, $\pm 20~\%$ maximum                                                                   |
| Tolerance on diameter of terminal pads                              | TBD by the supplier, $\pm 20~\%$ maximum                                                                   |
| Minimum hole diameter:                                              |                                                                                                            |
| - component hole                                                    | According to ECSS Q-70-08                                                                                  |
| - via hole                                                          | 0,25 mm minimum and maximum aspect ratio<br>t/d = 6                                                        |
| Tolerance on diameter of plated-through holes:                      |                                                                                                            |
| - nominal $\emptyset \ge 0,7 \text{ mm}$                            | $\Delta$ maximum 0,15 mm for component hole                                                                |
| - nominal $\emptyset < 0,7 \text{ mm}$                              | $\Delta$ maximum 0,20 mm                                                                                   |
| Tolerance on diameter of non-plated-through holes                   | $\Delta$ maximum 0,20 mm                                                                                   |
| Positioning tolerance of holes with respect to reference mark       | ± 0,1 mm                                                                                                   |
| Relative misregistration pad/hole                                   | $\leq 0,15 \text{ mm}$                                                                                     |
| Misalignment determined by measuring mini-<br>mum annular ring:     |                                                                                                            |
| – solder side                                                       | 0,20 mm                                                                                                    |
| - component side (reduced pads)                                     | 0,10 mm                                                                                                    |
| - non-soldering hole                                                | 0,10 mm                                                                                                    |
| Electrolytic coatings                                               |                                                                                                            |
| Electrolytic copper plating                                         |                                                                                                            |
| - minimum purity                                                    | 99,5 %                                                                                                     |
| – thickness                                                         |                                                                                                            |
| • surface pattern                                                   | $\geq 25~\mu m$                                                                                            |
| • plated-through holes                                              | $\geq 25~\mu m$                                                                                            |
| • via holes                                                         | $\geq 20 \ \mu m$                                                                                          |



# Table 1: Limits of approval and characteristics of finished rigid single-<br/>sided and double-sided boards (continued)

| Tin lead plating after reflow                          |                                                               |
|--------------------------------------------------------|---------------------------------------------------------------|
| - tin content of alloy                                 | $(63\pm8)~\%$                                                 |
| - thickness on surface                                 | 8 μm in highest part                                          |
| - thickness in plated-through holes                    | $8\ \mu m$ in highest part (minimum half height of hole wall) |
| - thickness on corner angle                            | 2 μm                                                          |
| Electrolytic gold plating                              |                                                               |
| - minimum purity                                       | 99,8 % (shall not contain more than 0,2 % silver)             |
| - thickness on nickel                                  | $(4 \pm 3) \mu\mathrm{m}$                                     |
| - thickness on copper                                  | $(5\pm2)~\mu{ m m}$                                           |
| Electrolytic nickel plating                            | Optional under gold                                           |
| - thickness                                            | 2 µm to 10 µm                                                 |
| Mechanical characteristics                             |                                                               |
| Warp and twist                                         | $\leq$ 1,1 % for board thickness $\geq$ 1,6 mm                |
| -                                                      | $\leq$ 1,5 % for board thickness <1,6 mm                      |
| Conductor adhesion/peel strength                       |                                                               |
| - on epoxy                                             | $\geq 16 \text{ N/cm}$                                        |
| - on polyimide                                         | $\geq 12  \mathrm{N/cm}$                                      |
| Pull strength                                          |                                                               |
| - for terminal pads $4 \text{ mm } \emptyset$          |                                                               |
| • on epoxy                                             | $\geq$ 140 N                                                  |
| • on polyimide                                         | $\geq$ 80 N                                                   |
| - for terminal pads $2 \text{ mm } \emptyset$          |                                                               |
| • on epoxy                                             | $\geq 35 \text{ N}$                                           |
| • on polyimide                                         | $\geq 20 \text{ N}$                                           |
| Electrical characteristics                             |                                                               |
| Insulation resistance                                  |                                                               |
| - intralayer <sup>o</sup>                              | $> 10^4 \mathrm{M}\Omega$                                     |
| - interlayer <sup>b</sup>                              | $> 10^5 \mathrm{M}\Omega$                                     |
| Withstanding voltage per mm spacing between conductors |                                                               |
| - intralayer and interlayer                            | 1000 V r.m.s.                                                 |
| Short time overload                                    |                                                               |
| - 0,035 mm copper thickness                            | 7 A for 4 s                                                   |
| - 0,070 mm copper thickness                            | 14 A for 4 s                                                  |
| Long time overload, destructive current                |                                                               |
| - 0,035 mm copper thickness                            | $I \ge 8 A$                                                   |
| - 0,070 mm copper thickness                            | $I \geq 16 \; A$                                              |
| a i.e. in the same layer.                              |                                                               |
| <sup>b</sup> i.e. between opposite layers.             |                                                               |



#### Table 2: Limits of approval and characteristics of finished rigid singlesided and double-sided boards for high frequency application

| Item                                                                | Limits                                                                                |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Base materials                                                      |                                                                                       |
| (according to ECSS-Q-70, IEC specifications and IPC 4101)           | <ul> <li>Random-glass-reinforced PTFE resin with or<br/>without Al backing</li> </ul> |
|                                                                     | - Woven-glass-reinforced PTFE resin                                                   |
|                                                                     | <ul> <li>Ceramic filled woven-glass reinforced PTFE resin</li> </ul>                  |
|                                                                     | - Ceramic filled PTFE resin with or without Al backing                                |
|                                                                     | - Ceramic filled $\times$ linked hydrocarbon/thermoset polymer                        |
|                                                                     | - Woven-glass-reinforced epoxy resin FR4                                              |
|                                                                     | - Quartz filled polyimide resin                                                       |
| Dimensional characteristics                                         |                                                                                       |
| External dimension tolerance                                        | $\pm 0,2 \text{ mm}$                                                                  |
| Thickness tolerance                                                 | $\pm 10~\%$                                                                           |
| Active board size, maximum                                          | TBD by the supplier                                                                   |
| Board thickness (minimum/maximum)                                   | TBD by the supplier and customer according to electrical performance                  |
| Positioning tolerance between registration mark and edge of circuit | $\pm 0,2 \text{ mm}$                                                                  |
| Conductor width/spacing                                             | TBD by the supplier and customer according to electrical performance                  |
| Tolerance on conductor (minimum/maximum)                            | TBD by the supplier                                                                   |
| Tolerance on diameter of terminal pads                              | TBD by the supplier and customer according to electrical performance                  |
| Minimum hole diameter                                               |                                                                                       |
| - component hole                                                    | According to ECSS Q-70-08                                                             |
| - via hole                                                          | 0,25  mm minimum and maximum aspect ratio<br>t/d = 6                                  |
| Tolerance on diameter of plated-through holes                       |                                                                                       |
| - nominal $\emptyset \ge 0,7$                                       | $\Delta$ maximum 0,15 mm for component hole                                           |
| - nominal $\emptyset < 0,7$                                         | $\Delta$ maximum 0,20 mm                                                              |
| Tolerance on diameter of non-plated-through holes                   | $\Delta$ maximum 0,20 mm                                                              |
| Positioning tolerance of holes with respect to reference mark       | ±0,1 mm                                                                               |
| Relative misregistration pad/hole                                   | $\leq 0,15 \text{ mm}$                                                                |
| Misalignment determined by measuring mini-<br>mum annular ring      |                                                                                       |
| - solder side                                                       | 0,2 mm                                                                                |
| - component side (reduced pads)                                     | 0,1 mm                                                                                |
| <ul> <li>non-soldering hole</li> </ul>                              | 0,1 mm                                                                                |



#### Table 2: Limits of approval and characteristics of finished rigid singlesided and double-sided boards for high frequency application (continued)

| Item                                                                          | Limits                                                                                |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Electrolytic coatings                                                         |                                                                                       |
| Electrolytic copper plating                                                   |                                                                                       |
| - minimum purity                                                              | 99,5 %                                                                                |
| - thickness                                                                   |                                                                                       |
| • surface pattern for soldering pads                                          | $\geq 25~\mu m$ (total thickness of basic – plus electrolytic copper $\geq 40~\mu m)$ |
| • plated-through holes                                                        | $\geq 25~\mu m$                                                                       |
| • via hole                                                                    | $\geq 20 \ \mu m$                                                                     |
| Tin lead plating after reflow                                                 |                                                                                       |
| - tin content of alloy                                                        | $(63\pm8)~\%$                                                                         |
| - thickness on surface                                                        | $\geq 8 \ \mu m$ in highest part                                                      |
| - thickness in plated-through holes                                           | $\geq 8 \ \mu m$ in highest part (minimum half height of hole wall)                   |
| - on corner angle                                                             | $\geq 2 \ \mu m$                                                                      |
| Electrolytic gold plating                                                     |                                                                                       |
| - minimum purity                                                              | 99,8 % (shall not contain more than 0,2 % silver)                                     |
| - thickness on nickel                                                         | 1 μm to 7 μm                                                                          |
| Electrolytic nickel plating                                                   | Optional under gold                                                                   |
| - thickness                                                                   | 2 μm to 10 μm                                                                         |
| Mechanical characteristics                                                    |                                                                                       |
| Warp and twist                                                                |                                                                                       |
| - random-glass-reinforced PTFE resin                                          | n.a.                                                                                  |
| - woven-glass-reinforced PTFE resin                                           | n.a.                                                                                  |
| - ceramic filled PTFE resin                                                   | $\leq$ 1,1 %                                                                          |
| <ul> <li>ceramic filled x-linked hydrocarbon/thermoset<br/>polymer</li> </ul> | $\leq$ 1,1 %                                                                          |
| - woven-glass-reinforced epoxy resin FR4                                      | $\leq$ 1,1 % for board thickness $\geq$ 1,6 mm                                        |
|                                                                               | $\leq$ 1,5 % for board thickness <1,6 mm                                              |
| - quartz filled polyimide                                                     | $\leq$ 1,1 % for board thickness $\geq$ 1,6 mm                                        |
|                                                                               | $\leq$ 1,5 % for board thickness <1,6 mm                                              |
| Conductor adhesion/peel strength                                              |                                                                                       |
| - on PTFE reinforced/ceramic filled or non-filled                             | $\geq 8 \text{ N/cm}$                                                                 |
| - X-linked hydrocarbon                                                        | $\geq 8 \text{ N/cm}$                                                                 |
| - on epoxy                                                                    | $\geq 16 \text{ N/cm}$                                                                |
| - on polyimide quartz                                                         | $\geq 12 \text{ N/cm}$                                                                |



#### Table 2: Limits of approval and characteristics of finished rigid singlesided and double-sided boards for high frequency application (continued)

| Item                                                                                              | Limits                                                               |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Pull strength                                                                                     |                                                                      |
| <ul> <li>for terminal pads 4 mm Ø on PTFE reinforced/<br/>ceramic filled or non-filled</li> </ul> | $\geq 60 \text{ N}$                                                  |
| X-linked hydrocarbon                                                                              | $\geq 60 \text{ N}$                                                  |
| • on epoxy                                                                                        | $\geq$ 140 N                                                         |
| • on polyimide quartz                                                                             | $\geq 60 \text{ N}$                                                  |
| <ul> <li>for terminal pads 2 mm Ø on PTFE reinforced<br/>/ceramic filled or non-filled</li> </ul> | $\geq 12 \text{ N}$                                                  |
| X-linked hydrocarbon                                                                              | $\geq 12 \text{ N}$                                                  |
| • on epoxy                                                                                        | $\geq 35 \text{ N}$                                                  |
| on polyimide quartz                                                                               | $\geq 20 \text{ N}$                                                  |
| Electrical characteristics                                                                        |                                                                      |
| Insulation resistance                                                                             |                                                                      |
| - intralayer                                                                                      | $> 10^4 M\Omega$                                                     |
| - interlayer                                                                                      | $> 10^5 \mathrm{M}\Omega$                                            |
| Withstanding voltage per mm spacing between conductors                                            |                                                                      |
| - intralayer and interlayer                                                                       | 1000 V r.m.s.                                                        |
| Short time overload                                                                               |                                                                      |
| - 0,009 mm copper thickness                                                                       | n.a.                                                                 |
| - 0,017 mm copper thickness                                                                       | n.a.                                                                 |
| - 0,035 mm copper thickness                                                                       | 7 A for 4 s                                                          |
| - 0,070 mm copper thickness                                                                       | 14 A for 4 s                                                         |
| Long time overload, destructive current                                                           |                                                                      |
| - 0,009 mm copper thickness                                                                       | n.a.                                                                 |
| - 0,017 mm copper thickness                                                                       | n.a.                                                                 |
| - 0,035 mm copper thickness                                                                       | $I \ge 8 A$                                                          |
| - 0,070 mm copper thickness                                                                       | $I \geq 16 \; A$                                                     |
| Permittivity                                                                                      | TBD by the supplier and customer according to electrical performance |
| Loss angle Tg $\delta$                                                                            | TBD by the supplier and customer according to electrical performance |



## 9.3 Flexible printed boards

These are the minimum requirements acceptable for qualification and procurement of flexible PCBs.

# Table 3: Limits of approval and characteristics of finished flexible printed boards

| Item                                                                      | Limits                                          |
|---------------------------------------------------------------------------|-------------------------------------------------|
| Base materials                                                            |                                                 |
| (according to ECSS-Q-70, IEC specifications<br>and IPC 4101)              | Flexible copper-clad polyimide film             |
| <b>Dimensional characteristics</b>                                        |                                                 |
| External dimension tolerance                                              | $\pm 0.4 \text{ mm}$                            |
| Thickness tolerance                                                       | $\pm 20~\%$                                     |
| Active board size, maximum                                                | TBD by the supplier                             |
| Board thickness maximum                                                   | 0,4 mm                                          |
| Positioning between registration mark and edge of circuit                 | ±0,4 mm                                         |
| Conductor width/spacing                                                   | $(250 \ \mu\text{m}/250 \ \mu\text{m})$ minimum |
| Conductor tolerance (minimum/maximum)                                     | TBD by the supplier                             |
| Tolerance on diameter of terminal pads                                    | TBD by the supplier                             |
| Minimum diameter of plated-through holes                                  | 0,25 mm                                         |
| Tolerance on diameter of plated-through holes for components:             |                                                 |
| - nominal $\emptyset \ge 0,7$                                             | $\Delta$ maximum 0,15 mm                        |
| - nominal $\emptyset < 0,7$                                               | $\Delta$ maximum 0,20 mm                        |
| Tolerance on diameter of non-plated-through holes                         | $\Delta$ maximum 0,20 mm                        |
| Positioning of holes with respect to reference mark                       | ±0,10 mm                                        |
| Relative misregistration pad/hole                                         | $\pm 0,15 \text{ mm}$                           |
| Registration of sides                                                     | $\pm 0,10 \text{ mm}$                           |
| Cutting of insulation coating tolerance                                   |                                                 |
| - internal cutting                                                        | $\pm 0,50 \text{ mm}$                           |
| Misalignment determined by measuring mini-<br>mum annular ring            |                                                 |
| - solder side                                                             | 0,25 mm                                         |
| - reduced terminal pads (oblong)                                          | 0,10 mm                                         |
| - non-soldering holes                                                     | 0,10 mm                                         |
| Misalignment of insulation coating determined by measuring rest of metal: |                                                 |
| - plated-through holes                                                    | 0,15 mm                                         |
| - non-plated-through holes                                                | 0,25 mm                                         |
| Number of layers                                                          | 2                                               |



# Table 3: Limits of approval and characteristics of finished flexible printed boards (continued)

| Item                                                   | Limits                                                              |
|--------------------------------------------------------|---------------------------------------------------------------------|
| Electrolytic coatings                                  |                                                                     |
| Electrolytic copper plating                            |                                                                     |
| - minimum purity                                       | 99,5 %                                                              |
| - thickness                                            |                                                                     |
| • surface pattern                                      | $\geq 25~\mu m$                                                     |
| plated-through holes                                   | $\geq 25 \ \mu m$                                                   |
| Tin lead plating after reflow                          |                                                                     |
| - tin content of alloy                                 | $(63 \pm 8) \%$                                                     |
| - thickness on surface                                 | $\geq 8 \ \mu m$ in highest part                                    |
| - thickness in plated-through holes                    | $\geq 8 \ \mu m$ in highest part (minimum half height of hole wall) |
| - on corner angle                                      | $\geq 2 \ \mu m$                                                    |
| Mechanical characteristics                             |                                                                     |
| Conductor adhesion/peel strength                       | $\geq 10 \text{ N/cm}$                                              |
| Pull strength                                          |                                                                     |
| - for terminal pads $4 \text{ mm } \emptyset$          | $\geq 60 \text{ N}$                                                 |
| - for terminal pads $2 \text{ mm } \emptyset$          | $\geq 12 \text{ N}$                                                 |
| Resistance to bending cycles                           | $\geq 250$ cycles                                                   |
| Bending test for rigid-flex boards                     | $\geq 25 	ext{ cycles}$                                             |
| Electrical characteristics                             |                                                                     |
| Insulation resistance                                  |                                                                     |
| – intralayer                                           | $\geq 10^4 \; M\Omega$                                              |
| - interlayer                                           | $\geq 10^5 \ \mathrm{M\Omega}$                                      |
| - with temperature at 80 $^{\circ}\mathrm{C}$          | $\geq 10^2 \ \mathrm{M\Omega}$                                      |
| Withstanding voltage per mm spacing between conductors | 1000 V r.m.s.                                                       |
| Short time overload                                    | 7 A for 4 s                                                         |
| Long time overload, destructive current                | $\geq 8 \mathrm{A}$                                                 |

#### 9.4 Rigid-flex printed boards

For the minimum requirements acceptable for qualification and procurement of rigid-flex PCBs, the limits of approval and the characteristics of finished boards shall be in accordance with:

- subclause 9.3 Table 3 for the flexible part,
- subclause 9.5 Table 4 for the rigid part.

For the construction of multilayer rigid-flex, the flexible copper clad polyimide film shall be without adhesive.



# 9.5 Rigid multilayer printed boards

These are the minimum requirements acceptable for qualification and procurement of rigid multilayer PCBs.

# Table 4: Limits of approval and characteristics of finished rigidmultilayer printed boards

| tem Limits                                                     |                                                                                                                |  |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| Item                                                           |                                                                                                                |  |
| Base materials                                                 |                                                                                                                |  |
| (according to ECSS-Q-70, IEC specifications and IPC 4101)      | - Woven-glass-reinforced epoxy resin                                                                           |  |
|                                                                | - Woven-glass-reinforced polyimide resin                                                                       |  |
|                                                                | <ul> <li>Woven-glass-reinforced bismaleimide/trazine<br/>modified epoxy (HTg) resin</li> </ul>                 |  |
|                                                                | - Non-woven aramide-reinforced polyimide resin                                                                 |  |
| Dimensional characteristics                                    |                                                                                                                |  |
| External dimension tolerance                                   | $\pm 0.2 \text{ mm}$                                                                                           |  |
| Thickness tolerance                                            | $\pm 10~\%$                                                                                                    |  |
| Maximum active board size                                      | TBD by the supplier                                                                                            |  |
| Maximum board thickness                                        | 3,2 mm                                                                                                         |  |
| Positioning between registration mark and edge of circuit      | ±0,2 mm                                                                                                        |  |
| Conductor width                                                |                                                                                                                |  |
| - internal                                                     | 120 μm minimum                                                                                                 |  |
| - external                                                     | 200 $\mu$ m minimum (for fine pitch 120 $\mu$ m width is tolerated if less than 5 mm from component pad)       |  |
| Conductor spacing                                              |                                                                                                                |  |
| - internal                                                     | 150 μm minimum                                                                                                 |  |
| - external                                                     | $300 \ \mu m \ minimum$ (for fine pitch 150 $\mu m$ spacing is tolerated if less than 5 mm from component pad) |  |
| Conductor tolerance (minimum/maximum)                          | TBD by the supplier                                                                                            |  |
| Tolerance on diameter of terminal pads                         | TBD by the supplier                                                                                            |  |
| Minimum drilled hole diameter                                  |                                                                                                                |  |
| - component hole                                               | According to ECSS Q-70-08                                                                                      |  |
| - via hole                                                     | 0,25  mm minimum and maximum aspect ratio $t/d = 6$                                                            |  |
| Tolerance on diameter of plated-through holes                  |                                                                                                                |  |
| - nominal $\emptyset \ge 0,7$                                  | $\Delta$ maximum 0,15 mm for component hole                                                                    |  |
| - nominal $\emptyset < 0,7$                                    | $\Delta$ maximum 0,20 mm                                                                                       |  |
| Tolerance on diameter of non-plated-through holes              | $\Delta$ maximum 0,20 mm                                                                                       |  |
| Positioning of holes with respect to reference mark            | $\pm 0,1 \text{ mm}$                                                                                           |  |
| Relative misregistration pad/hole                              | $\leq 0,15 \text{ mm}$                                                                                         |  |
| Misalignment determined by measuring mini-<br>mum annular ring |                                                                                                                |  |
| - external layers                                              |                                                                                                                |  |
| • solder side                                                  | 0,20 mm                                                                                                        |  |
| • component side (reduced pads)                                | 0,10 mm                                                                                                        |  |
| non-soldering hole                                             | 0,10 mm                                                                                                        |  |
| - internal layers                                              | 50 μm                                                                                                          |  |



# Table 4: Limits of approval and characteristics of finished rigidmultilayer printed boards (continued)

| Item                                                               | Limits                                                            |
|--------------------------------------------------------------------|-------------------------------------------------------------------|
| Layer to layer registration                                        | $\pm 100~\mu m$                                                   |
| Number of layers                                                   | 18 maximum                                                        |
| Electrolytic coatings                                              |                                                                   |
| Electrolytic copper plating                                        |                                                                   |
| - minimum purity                                                   | 99,5 %                                                            |
| - thickness                                                        |                                                                   |
| • surface pattern                                                  | $\geq 25 \ \mu m$                                                 |
| plated-through holes                                               | $\geq 25~\mu m$                                                   |
| • via holes                                                        | $\geq 20 \ \mu m$                                                 |
| Tin lead plating after reflow                                      |                                                                   |
| - tin content of alloy                                             | $(63 \pm 8) \%$                                                   |
| - thickness on surface                                             | $\geq 8 \ \mu m$ in highest part                                  |
| - thickness in plated-through holes                                | $\geq 8~\mu m$ in highest part (minimum half height of hole wall) |
| – on corner angle                                                  | $\geq 2 \ \mu m$                                                  |
| Electrolytic gold plating                                          |                                                                   |
| - minimum purity                                                   | 99,8 % (shall not contain more than 0,2 % silver)                 |
| - thickness on nickel                                              | $(4 \pm 3)  \mu m$                                                |
| - thickness on copper                                              | $(5\pm2)~\mu m$                                                   |
| Electrolytic nickel plating                                        | Optional under gold                                               |
| - thickness                                                        | 2 µm to 10 µm                                                     |
| Insulation between layers                                          | 70 μm minimum                                                     |
| Mechanical characteristics                                         |                                                                   |
| Warp and twist                                                     | $\leq$ 1,1 % for board thickness $\geq$ 1,6 mm                    |
|                                                                    | $\leq$ 1,5 % for board thickness < 1,6 mm                         |
| Conductor adhesion/peel strength                                   |                                                                   |
| – on epoxy with Tg < 160 $^{\circ}\text{C}$                        | $\geq 16 \text{ N/cm}$                                            |
| – on epoxy with Tg > 180 $^{\circ}$ C                              | $\geq 12 \text{ N/cm}$                                            |
| - on polyimide                                                     | $\geq 12 \text{ N/cm}$                                            |
| <ul> <li>on bismaleimide/trazine modified epoxy<br/>HTg</li> </ul> | $\geq 12 \text{ N/cm}$                                            |
| - aramide/polyimide                                                | $\geq 6 \text{ N/cm}$                                             |



# Table 4: Limits of approval and characteristics of finished rigidmultilayer printed boards (continued)

| Item                                                   | Limits                    |
|--------------------------------------------------------|---------------------------|
| Bond strength/pull strength                            |                           |
| - for terminal pads $4 \text{ mm } \emptyset$          |                           |
| • on epoxy Tg < 160 $^{\circ}$ C                       | $\geq 140 \ \mathrm{N}$   |
| • on epoxy Tg > 180 $^{\circ}$ C                       | $\geq 80 \text{ N}$       |
| on polyimide                                           | $\geq 80 \text{ N}$       |
| • on bismaleimide/trazine modified epoxy<br>HTg        | $\geq 60 \ N$             |
| on aramide/polyimide                                   | $\geq 60 \ \mathrm{N}$    |
| - for terminal pads $2 \text{ mm } \emptyset$          |                           |
| • on epoxy Tg < 160 $^{\circ}$ C                       | $\geq 35 \ \mathrm{N}$    |
| • on epoxy Tg > $180  {}^{\circ}\text{C}$              | $\geq 20 \text{ N}$       |
| on polyimide                                           | $\geq 20 \text{ N}$       |
| • on bismaleimide/trazine modified epoxy<br>HTg        | $\geq 12 \text{ N}$       |
| on aramide/polyimide                                   | $\geq 12 \text{ N}$       |
| Electrical characteristics                             |                           |
| Insulation resistance                                  |                           |
| - intralayer                                           | $> 10^4 \mathrm{M}\Omega$ |
| - interlayer                                           | $> 10^5 \mathrm{M}\Omega$ |
| Withstanding voltage per mm spacing between conductors |                           |
| - intralayer and interlayer                            | 1000 V r.m.s.             |
| Short time overload                                    |                           |
| - 35 μm copper thickness                               | 7 A for 4 s               |
| – 70 μm m copper thickness                             | 14 A for 4 s              |
| Long time overload, destructive current                |                           |
| - 35 μm copper thickness                               | $I \ge 8 A$               |
| - 70 μm copper thickness                               | $I \geq 16 \; A$          |
| Internal short circuit                                 |                           |
| - insulation resistance                                | $\geq 10^3 \; M\Omega$    |



# 9.6 Sequential rigid multilayer printed boards

These are the minimum requirements acceptable for qualification and procurement of sequential rigid multilayer PCBs.

# Table 5: Limits of approval and characteristics of finished sequentialrigid multilayer printed boards

| Item                                                      | Limits                                                                                                         |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Base materials                                            |                                                                                                                |
| (according to ECSS-Q-70, IEC specifications               | - Woven-glass-reinforced epoxy resin                                                                           |
| and IPC 4101)                                             | - Woven-glass-reinforced polyimide resin                                                                       |
|                                                           | <ul> <li>Woven-glass-reinforced bismaleimide/trazine<br/>modified epoxy (HTg) resin</li> </ul>                 |
|                                                           | - Non-woven-aramide-reinforced polyimide resin                                                                 |
| <b>Dimensional characteristics</b>                        |                                                                                                                |
| External dimension tolerance                              | $\pm 0,2 \text{ mm}$                                                                                           |
| Thickness tolerance                                       | $\pm 10~\%$                                                                                                    |
| Maximum active board size                                 | TBD by the supplier                                                                                            |
| Maximum board thickness                                   | 3,2 mm                                                                                                         |
| Positioning between registration mark and edge of circuit | $\Delta$ maximum 0,20 mm                                                                                       |
| Conductor width                                           |                                                                                                                |
| - internal                                                | 120 μm minimum                                                                                                 |
| - external                                                | $200~\mu m$ minimum (for fine pitch 120 $\mu m$ width is tolerated if less than 5 mm from component pad)       |
| conductor spacing                                         |                                                                                                                |
| – internal                                                | 150 μm minimum                                                                                                 |
| – external                                                | $300 \ \mu m \ minimum$ (for fine pitch 150 $\mu m$ spacing is tolerated if less than 5 mm from component pad) |
| Conductor tolerance (minimum/maximum)                     | TBD by the supplier                                                                                            |
| Tolerance on diameter of terminal pads                    | TBD by the supplier                                                                                            |
| Minimum drilled hole diameter                             |                                                                                                                |
| - component hole                                          | According to ECSS Q-70-08                                                                                      |
| - via hole                                                | 0,25 mm minimum and maximum aspect ratio<br>t/d = 6                                                            |
| - buried via                                              | TBD by the supplier maximum aspect ratio $t/d = 6$                                                             |
| - blind via produced sequentially                         | TBD by the supplier maximum aspect ratio $t/d = 6$                                                             |
| Tolerance on diameter of plated-through holes             |                                                                                                                |
| - nominal $\emptyset \ge 0,7$                             | $\Delta$ maximum 0,15 mm for component hole                                                                    |
| - nominal $\emptyset < 0,7$                               | ∆ maximum 0,20 mm                                                                                              |
| Tolerance on diameter of non-plated-through holes         | $\Delta$ maximum 0,20 mm                                                                                       |
| Positioning of holes with respect to reference mark       | $\pm 0,10 \text{ mm}$                                                                                          |
| Relative misregistration pad/hole                         | $\leq 0,15 \text{ mm}$                                                                                         |



| rigid multilayer printed boards (continued)                        |                                                                  |
|--------------------------------------------------------------------|------------------------------------------------------------------|
| Item                                                               | Limits                                                           |
| Misalignment determined by measuring mini-<br>mum annular ring     |                                                                  |
| - external layers                                                  |                                                                  |
| <ul> <li>solder side</li> </ul>                                    | 0,20 mm                                                          |
| <ul><li>component side (reduced pads)</li></ul>                    | 0,10 mm                                                          |
| <ul><li>non-soldering hole</li></ul>                               | 0,10 mm                                                          |
| <ul> <li>internal layers</li> </ul>                                | 0,05 mm                                                          |
| Layer to layer registration                                        | $\pm 100 \mu\text{m}$                                            |
| Number of layers                                                   | 18 maximum                                                       |
| -                                                                  |                                                                  |
| Electrolytic coatings                                              |                                                                  |
| Electrolytic copper plating                                        |                                                                  |
| - minimum purity                                                   | 99,5 %                                                           |
| - thickness                                                        |                                                                  |
| • surface pattern                                                  | $\geq 25 \ \mu m$                                                |
| plated-through holes                                               | $\geq 25 \ \mu m$                                                |
| • via holes                                                        | $\geq 20 \ \mu m$                                                |
| • buried via holes                                                 | $\geq 18 \ \mu m$                                                |
| • blind via holes                                                  | $\geq 18 \ \mu m$                                                |
| Tin lead plating after reflow                                      |                                                                  |
| - tin content of alloy                                             | $(63 \pm 8) \%$                                                  |
| - thickness on surface                                             | $\geq 8 \ \mu m \text{ in highest part}$                         |
| - thickness in plated-through holes                                | $\geq 8 \ \mu m$ highest part (minimum half height of hole wall) |
| - on corner angle                                                  | $\geq 2 \ \mu m$                                                 |
| Electrolytic gold plating                                          |                                                                  |
| - minimum purity                                                   | 99,8 % (shall not contain more than 0,2 % silver)                |
| - thickness on nickel                                              | $(4 \pm 3)  \mu m$                                               |
| - thickness on copper                                              | $(5\pm2)\mu m$                                                   |
| Electrolytic nickel plating                                        | Optional under gold                                              |
| - thickness                                                        | 2 µm to 10 µm                                                    |
| Resin fill in buried vias                                          | see annex A.2.3 b. 6.                                            |
| Insulation between layers                                          | 70 μm minimum                                                    |
| Mechanical characteristics                                         |                                                                  |
| Warp and twist                                                     | $\leq$ 1,1 % for board thickness $\geq$ 1,6 mm                   |
|                                                                    | $\leq$ 1,5 % for board thickness < 1,6 mm                        |
| Conductor adhesion/peel strength                                   |                                                                  |
| - on epoxy with Tg < $160 ^{\circ}\text{C}$                        | $\geq 16 \text{ N/cm}$                                           |
| - on epoxy with Tg > $180 ^{\circ}\text{C}$                        | $\geq 12 \text{ N/cm}$                                           |
| - on polyimide                                                     | $\geq 12 \text{ N/cm}$                                           |
| <ul> <li>on bismaleimide/trazine modified epoxy<br/>HTg</li> </ul> | $\geq$ 12 N/cm                                                   |
| - aramide/polyimide                                                | $\geq 6 \text{ N/cm}$                                            |

# Table 5: Limits of approval and characteristics of finished sequential rigid multilayer printed boards (continued)



# Table 5: Limits of approval and characteristics of finished sequentialrigid multilayer printed boards (continued)

| Item                                                               | Limits                     |
|--------------------------------------------------------------------|----------------------------|
| Bond strength/pull strength                                        |                            |
| – for terminal pads $4 \text{ mm } \emptyset$                      |                            |
| • on epoxy Tg < 160 $^{\circ}\text{C}$                             | $\geq 140 \text{ N}$       |
| • on epoxy Tg > 180 $^{\circ}$ C                                   | $\geq 80 \text{ N}$        |
| • on polyimide                                                     | $\geq 80 \text{ N}$        |
| <ul> <li>on bismaleimide/trazine modified epoxy<br/>HTg</li> </ul> | $\geq 60 \text{ N}$        |
| • on aramide/polyimide                                             | $\geq 60 \text{ N}$        |
| - for terminal pads $2 \text{ mm } \emptyset$                      |                            |
| • on epoxy Tg < 160 $^{\circ}\text{C}$                             | $\geq 35 \text{ N}$        |
| • on epoxy Tg > 180 $^{\circ}$ C                                   | $\geq 20 \text{ N}$        |
| • on polyimide                                                     | $\geq 20 \text{ N}$        |
| • on bismaleimide/trazine modified epoxy<br>HTg                    | $\geq 12 \text{ N}$        |
| • aramide/polyimide                                                | $\geq 12 \ N$              |
| Electrical characteristics                                         |                            |
| Insulation resistance                                              |                            |
| - intralayer                                                       | $> 10^4 \mathrm{M}\Omega$  |
| - interlayer                                                       | $> 10^5 \mathrm{M}\Omega$  |
| Withstanding voltage per mm spacing between conductors             |                            |
| - intralayer and interlayer                                        | 1000 V r.m.s.              |
| Short time overload                                                |                            |
| - 0,035 mm copper thickness                                        | 7 A for 4 s                |
| - 0,070 mm copper thickness                                        | 14 A for 4 s               |
| Long time overload, destructive current                            |                            |
| - 0,035 mm copper thickness                                        | $I \geq 8 \; A$            |
| - 0,070 mm copper thickness                                        | $I \geq 16 \; A$           |
| Internal short circuit                                             |                            |
| - insulation resistance                                            | $\geq 10^3 \ { m M\Omega}$ |

# 9.7 Special printed boards

All special board constructions not covered in the previous tables that underwent a qualification programme according to  $\rm ECSS-Q-70-10$ .



# Annex A (informative)

# Inspection of PCBs

## A.1 Visual inspection and non-destructive test

### A.1.1 Verification of marking

a. Procedure

Each board shall be inspected with the naked eye for correct marking. The marking shall be legible and resistant to test stresses.

b. Nonconformance criteria

| Identification impossible                        | М |
|--------------------------------------------------|---|
| Marking not conforming to customer specification | Μ |
| Defects not affecting identifications            | m |

## A.1.2 Visual aspects

a. Procedure

Each board shall be inspected by magnification  $\leq \times 10$  with suitable lighting conditions to verify that construction and workmanship meet the requirements. In case of any irregularity the area shall be examined under  $\times 20$  –  $\times 40$  magnification.

b. Nonconformance criteria

#### 1. General cleanliness and contamination

| Contamination visible to the naked eye and not remov-<br>able by cleaning according to ECSS-Q-70-08 | М |
|-----------------------------------------------------------------------------------------------------|---|
| Contamination visible to the naked eye but removable<br>by cleaning according to ECSS-Q-70-08       | m |

#### 2. Substrate

| Not in conformity with suppliers trademark and required quality.                       | М |
|----------------------------------------------------------------------------------------|---|
| Scratches cutting glass fibre or leaving marks in the dielectric affecting reliability | М |
| Scratches not affecting reliability                                                    | m |



| Dents, crazing and haloing                                                                         |     |
|----------------------------------------------------------------------------------------------------|-----|
|                                                                                                    |     |
| <ul> <li>visible to the naked eye</li> </ul>                                                       | M   |
| <ul> <li>not visible to the naked eye</li> </ul>                                                   | m   |
| Non-homogeneity regarding colouring and opacity                                                    | m/M |
| Discoloured copper oxide layer on internal layer is acceptable                                     |     |
| Inclusion of foreign matter, blistering or air bubbles                                             |     |
| - visible to the naked eye                                                                         | М   |
| - not visible to the naked eye                                                                     | m   |
| Delamination                                                                                       | М   |
| Measling                                                                                           |     |
| - generalized                                                                                      | М   |
| <ul> <li>localized reducing insulation distance in the outer<br/>layer out of tolerance</li> </ul> | Μ   |
| <ul> <li>localized not reducing insulation distance in the same layer out of tolerance</li> </ul>  | m   |
| Fungus growth                                                                                      | М   |
| Delamination of cover lay (flexible PCB)                                                           | m/M |

#### 3. Non-plated-through holes

| Holes plated unintentionally                            | m/M |
|---------------------------------------------------------|-----|
| Incompletely drilled holes, missing or additional holes | m/M |

## 4. Routing

| Incomplete routing of board, so that dimensional or<br>mechanical requirements are not met | М |
|--------------------------------------------------------------------------------------------|---|
| Random cutting defects acceptable within the dimensional requirements                      | m |

#### 5. Surface metallization

| Conductors or pads not conforming to customer's layout                                                        | Μ   |
|---------------------------------------------------------------------------------------------------------------|-----|
| Terminal pads or conductors completely or partially missing, cut, forming a short circuit                     | Μ   |
| Lifting of conductive pattern from substrate                                                                  | Μ   |
| Scratches exposing copper plating                                                                             | Μ   |
| Copper or nickel visible on top surface of plated areas                                                       | Μ   |
| Large number of superficial scratches not attributed to<br>a manufacturing process evidencing bad workmanship | М   |
| Dewetting of solder pads on fused tin lead finish                                                             | М   |
| Granular aspect of solder pads on fused tin lead finish                                                       | m/M |
| Corrosion of copper                                                                                           | М   |
| Migration of copper through gold                                                                              | Μ   |

#### 6. Plated-through holes

| Incompletely drilled, additional or missing holes                                                           | M   |
|-------------------------------------------------------------------------------------------------------------|-----|
| Missing metallization                                                                                       | M   |
| Component holes $\geq 0.6$ mm filled or partially filled with solder resulting in out of tolerance diameter | m/M |

#### 7. Random defects of conductors and terminal pads

Intermittent and irregular defects which affect metallization, e.g. edge roughness (peak or valley), pits, pin holes, voids, protrusions or indentations.

Protrusion or indentations of metallization on conductor edge or voids in conductor as shown in Figures A-1, A-2 and A-3.



x: nominal conductor width

# Figure A-1: Random defects of conductors and terminal pads

| $a \leq 20~\%$ of x and conductor width > minimum requirement | m |
|---------------------------------------------------------------|---|
| a > 20 % of x or conductor width < minimum requirement        | M |
| $b \leq x$                                                    | m |
| b > x                                                         | Μ |



y: nominal spacing between conductors

### Figure A-2: Random defects between two conductors

| Opposite peaks: if $z < 80 \%$ of y                                                             | M |
|-------------------------------------------------------------------------------------------------|---|
| Isolated peaks or valleys: h > 20 $\%$ of x and z < minimum requirement                         | Μ |
| Conducting island: a + h > 20 $\%$ of y and the isolation spacing < minimum spacing requirement | Μ |
| a > 20 % of y or y - a < minimum requirement                                                    | Μ |
| b > y                                                                                           | Μ |
| Cover lay (flexible PCBs) covering part of solder pad                                           | Μ |





## Figure A-3: Misalignment of coverlay

#### A.1.3 External dimensions

a. Procedure

Each board shall be measured by means of suitable standard measuring equipment to verify that the physical dimensions, including board thickness and external dimensions meet the customer's specifications.

- b. Nonconformance criteria
  - 1. Thickness of base laminate (average of 4 measurements on the board)

| If out of tolerance | Μ |
|---------------------|---|
|---------------------|---|

2. Length and width of board (average of 2 measurements on the board)

| If out of tolerance | Μ |
|---------------------|---|
|---------------------|---|

### A.1.4 Warp

#### a. Procedure

The PCBs shall be placed unrestrained on a plane horizontal surface with the convex side upward. The warp shall be expressed in percentage.

- Measure maximum bow between the plane horizontal surface and the PCB as defined in Figure A-4.
- Measure the length of the PCB.
- Calculate the warp percentage:

1

Warp 
$$\% = \frac{\text{Max. blow in mm}}{\text{Length of the PCB in mm}} \times 100$$







## Figure A-4: Warp

b. Nonconformance criteria

| If more than maximum bow | Μ |
|--------------------------|---|
|--------------------------|---|

#### A.1.5 Twist

a. Procedure

The PCB shall be placed on a plane horizontal surface so that it rests on three corners. The height of the remaining corner from the surface shall then be measured (expressed in percentage terms).

- Measure the distance between the plane horizontal surface and the fourth corner of the PCB, as defined in Figure A-5.
- Measure the length of the diagonal.
- Calculate the twist percentage:

Twist  $\% = \frac{Max. \text{ twist in mm}}{\text{Length of the diagonal in mm}} \times 100$ 



A, B and C are touching base

### **Figure A-5: Twist**

b. Nonconformance criteria

| If more than maximum twist | Μ |
|----------------------------|---|
|----------------------------|---|



# A.2 Microsection inspection criteria

### A.2.1 General

According to tests 1c and 15b of IEC 60326-2-am1 (1992-06), for high frequency conductors the customer shall specify at which height of the conductor the width shall be measured (see Figure A-6).



- w width of conductor
- δe minimum annular ring on external layer
- δi minimum annular ring on internal layer
- d diameter of plated-through hole
- h height of conductor

## Figure A-6: Dimensional parameters to be measured

### A.2.2 Thickness of metal-plating

a. Procedure

Test carried out on a microsection and observations made with magnification greater than or equal to  $\times 250.$ 

b. Nonconformance criteria

#### 1. Thickness of copper plating on external layers

(a) basic copper

| Value not conforming to that specified | Μ |
|----------------------------------------|---|
|----------------------------------------|---|

 $(b) \quad basic \ copper \ plus \ electrolytic \ copper \ on \ non-soldering \ areas$ 

| ] | If thickness is less than specified |  |  |  |  |  | Μ |  |  |  |  |  |
|---|-------------------------------------|--|--|--|--|--|---|--|--|--|--|--|
|   |                                     |  |  |  |  |  |   |  |  |  |  |  |

(c) basic copper plus electrolytic copper soldering pads (see Figure A-7 number 2)

If thickness  $< 40 \ \mu m$ 

Μ



2. Thickness of copper in plated-through holes (component holes)

Average thickness based on 3 measurements taken on the hole walls (see Figure A-7 number 1)

| If less than minimum requirement | Μ |  |
|----------------------------------|---|--|
|----------------------------------|---|--|

#### 3. Thickness of copper layer on internal layers

| If not conforming to specified thickness | Μ |
|------------------------------------------|---|
|------------------------------------------|---|

4. Thickness of copper in plated-through holes (via, buried via and blind via)

| If less than minimum requirement | Μ |
|----------------------------------|---|
|----------------------------------|---|

#### 5. Thickness of tin-lead alloy on surface (measured along the conductor longitudinal axis)

| If thickness > 5 $\mu$ m and < 8 $\mu$ m | m |
|------------------------------------------|---|
| If thickness < 5 $\mu$ m                 | Μ |

#### 6. Thickness of tin-lead alloy in holes

| If thickness $< 8 \ \mu m$ in highest part of half of the hole wall height (see Figure A-7 number 3) | М |
|------------------------------------------------------------------------------------------------------|---|
| If thickness between $1 \mu m$ and $2 \mu m$ over angle of hole corner (see Figure A-7 number 4)     | m |
| If thickness $< 1 \ \mu m$ in angles (see Figure A-7 number 4)                                       | М |



Key

1 = Cu in PTH

2 = Cu at surface pattern

3 = SnPb in hole

4 = Sn/Pb in angle area

internal bulging b < a

Figure A-7: Microsection of a PTH



# 7. Thickness of electrolytic Au or Au/Ni on surface and in holes (measured along the conductor longitudinal axis)

| Au for manual soldering on nickel                                                        |   |
|------------------------------------------------------------------------------------------|---|
| - if thickness < 1 $\mu$ m                                                               | Μ |
| - if thickness > 7 $\mu$ m                                                               | М |
| Au for manual soldering on copper                                                        |   |
| - if thickness < 3 $\mu$ m                                                               | М |
| - if thickness > 7 $\mu$ m                                                               | М |
| Au for high frequency circuits or other assembly meth-<br>ods - as specified by customer |   |
| - if out of specified tolerance                                                          | М |
| Ni                                                                                       |   |
| - if thickness < 2 $\mu$ m                                                               | М |
| - if thickness > 10 $\mu$ m                                                              | M |
|                                                                                          |   |

8. Distance between SnPb and Au overlap and the termination pad designated for soldering

| If distance < 200 $\mu$ m M |
|-----------------------------|
|-----------------------------|

9. Etch undercut for fused SnPb (see Figure A-8) and Au with or without Ni finishes (see Figure A-9)

| External and internal layers                                    |   |
|-----------------------------------------------------------------|---|
| - if undercut (u) > total copper thickness (h)                  | М |
| – if undercut (d) > 30 $\mu$ m for Au with or without Ni finish | Μ |



Figure A-8: Undercut for PCBs with fused SnPb finish



Figure A-9: Undercut for PCBs with Au/Ni or Au finish



#### 10. Etch overhang for Au with or without Ni finish (see Figure A-10)

| External layers                                            |   |
|------------------------------------------------------------|---|
| if overhang (D) > 2 $\times$ thickness of total copper and | М |
| Au/Ni or Au                                                |   |

NOTE For high frequency application overhang is normally undesirable and may be removed mechanically.



## Figure A-10: Overhang for PCBs with Au/Ni or Au finish

### A.2.3 Aspect of plated-through holes

#### a. Procedure

Sections of plated-through holes are observed with magnification greater than or equal to  $\times 100.$ 

b. Nonconformance criteria

Layer misregistration compared to the minimum annular ring on pads.

1. External layer

| If $\delta e$ less than minimum requirement | М |
|---------------------------------------------|---|
|---------------------------------------------|---|

#### 2. Internal layer

| If δi less than minimum requirement                                | Μ |
|--------------------------------------------------------------------|---|
| If minimum insulation between layers less than minimum requirement | Μ |



3. Irregular drilling (see Figure A-11)



## Figure A-11: Microsection in PTH: Possible defects

| Infiltration of metal into base laminate                                                                |   |
|---------------------------------------------------------------------------------------------------------|---|
| - between 40 $\mu$ m and 80 $\mu$ m                                                                     | m |
| - greater than 80 μm                                                                                    | Μ |
| Presence of adhesive on basic copper not leading to rup-<br>ture during fusing process or thermal shock | m |
| Adhesion defects between metal-plating and basic copper                                                 | Μ |
| Adhesion defects between metal-plating and inner layers                                                 | Μ |
| Resin smear on internal conductor/plated copper interface greater than 15 $\%$ of conductor thickness   | М |
| Void in resin greater than 50 $\%$ of basic copper thickness                                            | М |

4. Voids in PCB base laminate substrate and resin recession in holes (see Figure A-12)  $\,$ 



Figure A-12: Microsection of PTH: Possible defect



| Voids in the PCB base laminate substrate and around the metal-plating (resin recession)            |   |
|----------------------------------------------------------------------------------------------------|---|
| - if void $Lc > 80 \ \mu m$                                                                        | Μ |
| At edge of metal-plating                                                                           |   |
| – if sum of resin recession $h_c$ > 20 % sum $h_i$                                                 | Μ |
| Resin recession in hole before or after test                                                       |   |
| <ul> <li>if 10 % of height of hole &lt; resin recession &lt; 20 % of<br/>height of hole</li> </ul> | m |
| - if resin recession > 20 $\%$ of height of hole                                                   | М |

5. Copper plating inside buried, blind, via and component holes

| Void of copper plating in holes M |
|-----------------------------------|
|-----------------------------------|

6. Resin inside buried vias (see Figure A-13)



Figure A-13: Voids in resin inside buried vias



(This page is intentionally left blank)



# Annex B (informative)

# Example of certificate of conformance



| Certificate of conformance                                                                                                                                                                                      |                                                 |                                    |            |      |         |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------|------------|------|---------|--|--|--|
| Ref. specification:                                                                                                                                                                                             |                                                 |                                    | Order no.: |      |         |  |  |  |
| Customer:                                                                                                                                                                                                       | Conf. no.:                                      | Conf. no.:                         |            |      |         |  |  |  |
| PCB no.:                                                                                                                                                                                                        |                                                 | File no.:                          | File no.:  |      |         |  |  |  |
| Microsection from appropriate test coupon. Result in microns.                                                                                                                                                   |                                                 |                                    |            |      |         |  |  |  |
|                                                                                                                                                                                                                 | 1. Cu in PTH                                    |                                    | Min.       | Max. | Remarks |  |  |  |
|                                                                                                                                                                                                                 | 2. Sn/Pb in hole                                |                                    |            |      |         |  |  |  |
|                                                                                                                                                                                                                 | 3. Cu on surface pattern                        |                                    | m          |      |         |  |  |  |
|                                                                                                                                                                                                                 | 4. Sn/Pb on surface                             |                                    |            |      |         |  |  |  |
|                                                                                                                                                                                                                 | pattern                                         |                                    |            |      |         |  |  |  |
|                                                                                                                                                                                                                 | 5. Sn/Pb in angle area                          |                                    |            |      |         |  |  |  |
| *6<br>* // * * // *                                                                                                                                                                                             | 6. Cu o                                         | n internal layer                   | s          |      |         |  |  |  |
| •/ ••/ ••                                                                                                                                                                                                       | 7. Insul                                        | ation distance                     |            |      |         |  |  |  |
| 6 <b>- 1</b> - 2                                                                                                                                                                                                | 8. Inter                                        | nal bulging b <                    | a          |      |         |  |  |  |
|                                                                                                                                                                                                                 | 9. Misregistration                              |                                    |            |      |         |  |  |  |
| Visual and dimensional inspection                                                                                                                                                                               |                                                 |                                    | L          |      |         |  |  |  |
| Examination of base laminate                                                                                                                                                                                    |                                                 | External dimen                     | sions      |      |         |  |  |  |
| Examination of conductive pattern                                                                                                                                                                               |                                                 | Dimensions of l                    | holes      |      |         |  |  |  |
| Tests                                                                                                                                                                                                           |                                                 |                                    |            |      |         |  |  |  |
| Tape test                                                                                                                                                                                                       | Dielectric withstanding voltage<br>1000 V AC/mm |                                    |            |      |         |  |  |  |
| Bond strength                                                                                                                                                                                                   |                                                 | Current carrying capacity 10 A 4 s |            |      | s       |  |  |  |
| Peel strength                                                                                                                                                                                                   |                                                 | Heat sink high voltage test        |            |      |         |  |  |  |
| Insulation resistance (-layer):                                                                                                                                                                                 | Solderability                                   |                                    |            |      |         |  |  |  |
| – Within > 1000 MΩ at 500 V DC                                                                                                                                                                                  |                                                 | Thermal stress                     |            |      |         |  |  |  |
| - Between > $100000 \text{ M}\Omega$ at $500 \text{ V}$ DC                                                                                                                                                      |                                                 | Rework simulation test             |            |      |         |  |  |  |
| Bow and twist                                                                                                                                                                                                   |                                                 | Flexible test                      |            |      |         |  |  |  |
|                                                                                                                                                                                                                 |                                                 | Electrical test                    |            |      |         |  |  |  |
| Remarks:                                                                                                                                                                                                        |                                                 |                                    |            |      |         |  |  |  |
| This is to certify that the material on your subject order, shipped from our plant has been processed, inspected and found in accordance with all specifications referred to on your drawing or purchase order. |                                                 |                                    |            |      |         |  |  |  |
| We further certify that appropriate records or certificates are on file for your examination                                                                                                                    |                                                 |                                    |            |      |         |  |  |  |
| upon request.                                                                                                                                                                                                   |                                                 |                                    |            |      |         |  |  |  |
| Inspected QC:                                                                                                                                                                                                   |                                                 | Approved                           | PA:        |      |         |  |  |  |
| Date:                                                                                                                                                                                                           |                                                 |                                    |            |      |         |  |  |  |

Figure B-1: Example of "Certificate of conformance"



# Bibliography

| ECSS-Q-20                 | Space product assurance — Quality assurance                                                                  |
|---------------------------|--------------------------------------------------------------------------------------------------------------|
| ECSS-Q-20-09              | Space product assurance — Nonconformance control system                                                      |
| IEC 60068-1-am1 (1992-04) | Environmental testing. Party 1: General and guidance                                                         |
| IEC 60194 (1999-04)       | Printed board design, manufacture and assembly — Terms and definitions                                       |
| IEC 60249 series          | Base materials for printed circuits                                                                          |
| IEC 60326 series          | Printed boards                                                                                               |
| IEC 61249 series          | Materials for printed boards and other inter-<br>connecting structures                                       |
| IEC 62326-4 (1996-12)     | Printed boards — Rigid multilayer printed<br>boards with interlayer connections - Sectional<br>specification |



(This page is intentionally left blank)



| ECSS                            | Document                                 | Improvement Pro     | oosal                           |  |  |  |  |
|---------------------------------|------------------------------------------|---------------------|---------------------------------|--|--|--|--|
| 1. Docur                        | nent I.D.                                | 2. Document date    | 3. Document title               |  |  |  |  |
| ECSS-Q-                         | 70-11A                                   | 23 November 2001    | Procurement of printed          |  |  |  |  |
|                                 |                                          |                     | circuit boards                  |  |  |  |  |
|                                 | nmended improvem<br>attach pages as nece |                     | es and include modified text or |  |  |  |  |
| 5. Reaso                        | n for recommenda                         | tion                |                                 |  |  |  |  |
|                                 |                                          |                     |                                 |  |  |  |  |
| 6. Originator of recommendation |                                          |                     |                                 |  |  |  |  |
| Name:                           |                                          | Organization:       |                                 |  |  |  |  |
| Address:                        |                                          | Phone:              | 7. Date of submission:          |  |  |  |  |
|                                 |                                          | Fax:                |                                 |  |  |  |  |
|                                 |                                          | e-mail:             |                                 |  |  |  |  |
| 8. Send                         | to ECSS Secretaria                       | at                  |                                 |  |  |  |  |
| Name:                           |                                          | Address:            | Phone: +31-71-565-3952          |  |  |  |  |
| W. Kriedt                       | te                                       | ESTEC, P.O. Box 299 | Fax: +31-71-565-6839            |  |  |  |  |
| ESA-TOS                         |                                          | 2200 AG Noordwijk   | e-mail: Werner.Kriedte@esa.int  |  |  |  |  |
|                                 | / U -                                    | The Netherlands     |                                 |  |  |  |  |
|                                 |                                          |                     |                                 |  |  |  |  |

**Note:** The originator of the submission should complete items 4, 5, 6 and 7.

This form is available as a Word and Wordperfect-file on internet under http://www.estec.esa.nl/ecss



(This page is intentionally left blank)